<div style="line-height:1.7;color:#000000;font-size:14px;font-family:arial">You may send your question to mail-list, we will help you.<br><br>Regards,<br>Min<br><div></div><div id="divNeteaseMailCard"></div><br>At 2016-03-13 17:51:48,"Habib Smei" <habibsmei@gmail.com> wrote:<br> <blockquote id="isReplyContent" style="PADDING-LEFT: 1ex; MARGIN: 0px 0px 0px 0.8ex; BORDER-LEFT: #ccc 1px solid"><div dir="ltr"><div><div><div><div>Thank you very very much dear.<br></div>you are very gentil<br></div>can i contact you if i got some problem with installation ?<br></div>Cordially<br></div>HS<br><div><div class="gmail_extra"><br><div class="gmail_quote">2016-03-13 4:24 GMT+01:00 chen <span dir="ltr"><<a href="mailto:chenm003@163.com" target="_blank">chenm003@163.com</a>></span>:<br><blockquote class="gmail_quote" style="margin:0 0 0 .8ex;border-left:1px #ccc solid;padding-left:1ex"><div style="line-height:1.7;color:#000000;font-size:14px;font-family:arial">Hi,<br><br>You need download latest hg tree, there have ARM cmake support.<br><br>The Zynq have a standard ARM Cortex-A9. on my board, I build x265 with DS cross-compiler and it work perfect.<br><br>When you work on accelerate with FPGA, you have to do a HW/SW cooperation framework, such as:<br><a href="http://www.connectal.org/" target="_blank">http://www.connectal.org/</a><br><a href="http://www.leap-fpga.org/" target="_blank">http://www.leap-fpga.org/</a><br><br>btw: On company's rule strict, I can't answer more details in public area, you may see papers in late of this year, my friend and I will publishing series papers in this year. <br><br>Regards,<br>Min<div><div class="h5"><br><div></div><div></div><br>At 2016-03-11 15:04:37,"Habib Smei" <<a href="mailto:habibsmei@gmail.com" target="_blank">habibsmei@gmail.com</a>> wrote:<br> <blockquote style="PADDING-LEFT:1ex;MARGIN:0px 0px 0px 0.8ex;BORDER-LEFT:#ccc 1px solid"><div dir="ltr"><span style="font-size:13px">Hello,</span><div style="font-size:13px">can anyone help me how to download, compile and execute the parallel version of x265 encoder (with parallel tasks). In fact, i have a board (ZedBoard) that contains two cores and an FPGA, and i would explore it ability to run this encoder with some tasks in cores and some tasks as accelerators in FPGA.</div><div style="font-size:13px">Thank you very much for yours help.</div><div><br></div>-- <br><div><div dir="ltr"><div>Habib SMEI</div><div>Professeur in computer science.</div><div>ISET Rad¨¨s</div><div><br></div></div></div>
</div>
</blockquote></div></div></div><br>_______________________________________________<br>
x265-devel mailing list<br>
<a href="mailto:x265-devel@videolan.org">x265-devel@videolan.org</a><br>
<a href="https://mailman.videolan.org/listinfo/x265-devel" rel="noreferrer" target="_blank">https://mailman.videolan.org/listinfo/x265-devel</a><br>
<br></blockquote></div><br><br></div></div></div>
</blockquote></div>